### **RoHS Compliant** # **Micro Solid State Drive** SV170-μSSD Product Specifications April 10, 2019 Version 1.8 Apacer Technology Inc. 1F, No.32, Zhongcheng Rd., Tucheng Dist., New Taipei City, Taiwan, R.O.C Tel: +886-2-2267-8000 Fax: +886-2-2267-2261 www.apacer.com ### **Specifications Overview:** #### Standard Serial ATA Interface - SATA 6.0 Gbps interface compliance - ATA-compatible command set #### Capacity - 30, 60, 120 GB #### Performance\* Burst read/write: 600 MB/sec - Sequential read: Up to 560 MB/sec Sequential write: Up to 460 MB/sec - Random read (4K): Up to 66,000 IOPS - Random write (4K): Up to 79,000 IOPS #### Flash Management - Low-Density Parity-Check (LDPC) Code - Global Wear Leveling - Flash bad-block management - Flash Translation Layer: Page Mapping - S.M.A.R.T. - DataDefender<sup>TM</sup> - ATA Secure Erase - Device Sleep - TRIM - Hyper Cache Technology - Over-Provisioning #### Reliability End-to-End Data Protection NAND Flash Type: 3D TLC (BiCS3) • MTBF: >1,000,000 hours Endurance (in drive writes per day: DWPD) 30 GB: 2.87 DWPD60 GB: 2.87 DWPD120 GB: 2.87 DWPD #### Temperature Range Operating: 0°C to 70°CStorage: -40°C to 100°C #### Supply Voltage - 3.3V ± 5% $-1.8V \pm 5\%$ $-1.2V \pm 5\%$ #### Power Consumption\* @3.3V Active mode: 380 mAIdle mode: 95 mA #### • SATA Power Management - Partial mode - Slumber mode - Device Sleep mode #### Package - 16 x 20, unit : mm - 156 Ball #### Form Factor - JEDEC MO-276 - Net Weight: 1.04 #### RoHS Compliant <sup>\*</sup>Varies from capacities. The values for performances and power consumptions presented are typical and may vary depending on flash configurations or platform settings. ### **Table of Contents** | 1. General Descriptions | 4 | |--------------------------------------------|----| | 2. Functional Block | 4 | | 2 Din Assimumanta | _ | | 3. Pin Assignments | | | 4. Product Specifications | 10 | | 4.1 Capacity | 10 | | 4.2 Performance | 10 | | 4.3 Environmental Specifications | 10 | | 4.4 Mean Time Between Failures (MTBF) | 11 | | 4.5 Certification and Compliance | 11 | | 4.6 Endurance | 11 | | 5. Flash Management | 12 | | 5.1 Error Correction/Detection | | | 5.2 Bad Block Management | 12 | | 5.3 Global Wear Leveling | 12 | | 5.4 DataDefender <sup>TM</sup> | 12 | | 5.5 Flash Translation Layer – Page Mapping | 12 | | 5.6 Hyper Cache Technology | 13 | | 5.7 ATA Secure Erase | 13 | | 5.8 TRIM | 13 | | 5.9 S.M.A.R.T. | 13 | | 5.10 DEVSLP (DevSleep or DEVSLP) Mode | 14 | | 5.11 Over-Provisioning | 14 | | 5.12 SATA Power Management | 14 | | 6. Security & Reliability Features | 15 | | 6.1 End-to-End Data Protection | 15 | | 7. Software Interface | 16 | | 7.1 Command Set | 16 | | 7.2 S.M.A.R.T. | 18 | | 8. Electrical Specifications | 20 | | 8.1 Operating Voltage | 20 | | 8.2 Power Consumption | 20 | |----------------------------------|----| | 9. Physical Characteristics | 21 | | 9.1 Dimensions | | | 9.2 Net Weight | | | 10. Product Ordering Information | 25 | | 10.1 Product Code Designations | | | 10.2 Valid Combinations | 26 | ### 1. General Descriptions Apacer Micro SSD (Micro SATA Disk Chip, $\mu$ SSD) presents a revolutionary breakthrough of NAND flash storage technology. This micro sized SSD delivers all the technological benefits in NAND based storage solution with ultra speed SATA 6.0 Gbps interface in an embedded BGA form factor, compatible with JEDEC MO-276. Formed in a size of an IC chip, the performance level can reach up to 560 MB/s for read and 460 MB/s for write. With its micro-size and ultra speed, the $\mu$ SDD is definitely the ideal storage solution for high performance demand mobile devices. ### 2. Functional Block Figure 2-1 Functional Block Diagram ### 3. Pin Assignments **Top View** #### Top View (enlarged image) ### Pin Allocations (enlarged image) | | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | |----|-----------|----------|------------|---------|------------|---------|------------|---------|---------|---------|---------|---------|---------|---------|----| | L | 0 | $\circ$ | 0 | 0 | $\circ$ | $\circ$ | 0 | $\circ$ | $\circ$ | 0 | $\circ$ | $\circ$ | $\circ$ | $\circ$ | L | | м | Vss | VSS | XTAL_QUT | NC | VSS | VCC | NC | O NC | NC | NC | NC | NC | VSS | VSS | м | | N | Vss | O | PWK_RESETN | XTAL_IN | vcc | XTXD | DAS | NC | NC | NC | NC | NC | Vss | VSS | N | | Р | SATA_VSS | VSS | | | | | | | | | | | VSS | NC | Р | | R | SATA_RX_P | SATA_VDD | | | 0 | 0 | 0 | 0 | 0 | 0 | | | VSS | VSS | R | | т | SATA_RX_N | Ö | , | | O | VSS | vcc | vcc | VCC | O | | | VCC | VCC | т | | U | SATA_VSS | VSS | | | O | | | | | VCC | | | O | O NC | U | | v | SATA_TX_N | $\circ$ | | | O VSS | | | | | VCC | | | VSS | VSS | v | | w | SATA_TX_P | $\circ$ | | | O | | | | | O | | | O VSS | O NC | w | | Υ | SATA_VSS | O. | | | VDDC | 0 | 0 | 0 | 0 | O | | | O | O NC | Υ | | AA | NC | O. | | | VDDC | VDDC | VDDC | vss | VSS | vccq | | | O | O | AA | | АВ | NC | NC O | | | | | | | | | | | VCC | XRTD | АВ | | AC | VSS | NC | 0 | 0 | $\circ$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | NC | NC | AC | | | vss | vcc | DEVSLP | NC | NC | NC | GPI02 | GPIOO | NC | NC | NC | NC | NC | vss | | | AD | Vss | O | GPI06 | O<br>NC | O<br>GPIO3 | O<br>NC | O<br>GPI01 | O<br>NC | O<br>NC | O<br>NC | O<br>NC | O<br>NC | VSS | VSS | AD | | | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | Table 3-1 Pin Description | | Table 5-11 | | | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------------------------------| | Name | BGA156 | Type<br>(I/O) | Description | | (Bottom view) | (Top view) | () | | | | UAR | T/GPIO | | | XTXD | M12 | 0 | UART transmit/receive port | | XRXD | AA20 | I | (For Apacer internal debug use) | | GPIO2* | AC14 | | | | GPIO3* | AD9 | 10 | Conord number input/outnut nine | | GPIO6* | AC13 | 10 | General purpose input/output pins | | GPIO7* | AD11 | | | | GPIO13* | AD13 | IO | VA – Write Protect/Erase/NAS912 | | | SATA Inte | rface sid | gnals | | | | | | | SATA_RX_N | R7 | | Differential signal pair A. | | SATA_RX_P | P7 | | SATA device receive signal differential pair | | | | | | | | | | | | SATA_TX_N | U7 | 0 | Differential signal pair B. | | SATA_TX_P | V7 | | SATA device transmit signal differential pair | | DAS | M13 | 0 | Device activity signal | | SATA_VCC | U8, V8 | | +3.3V | | | • | l Signal | | | XTAL_IN | M10 | I | | | XTAL_OUT | L9 | 0 | Crystal input/output pin (30MHz) | | PWR_RESETN** | M9 | I | Hardware reset, low active | | | Power Su | pply Sig | nals | | VCC | L12, M11, R13, R14,<br>R15, R16, R19, R20,<br>T16, U16, V11, Y19,<br>Y20, AA19, AC8 | | +3.3V | | VDDC*** | W11, Y11, Y12, Y13,<br>P8, R8, R11, T11 | | +1.2V | | VCCQ | V16, W16, Y16 | | +1.8V | | 1000 | | Signals | | | VSS | R12, U11, L7, L8,<br>M7, N7, T7, W7,<br>L11, L19, L20, M19,<br>M20, N19, P19,<br>AC20, AD20, AD19,<br>AD8, AD7, T8, Y14,<br>Y15, U19, P20, U20,<br>V19, AC7, N8, A1,<br>C1, E1, AK1, AM1 | | Ground | | VSS | AP1, A3, C3, AM3,<br>AP3, A5, AP5, G7,<br>AH7, E8, AK8, D10,<br>AL10, D12, AL12,<br>D15, AL15, D17, | | Ground | | | AL17, E19, AK19,<br>G20, AH20, A22,<br>AP22, A24, C24,<br>AM24, AP24, A26,<br>C26, E26, AK26,<br>AM26, AP26, AB7 | | | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------| | DEVSLP | Other<br>AC9 | Signals | | | DEVOL | L15, L16, L17, L18, | 1 | Device Sleep, High active. (Normal is low) | | NC | AA7, AA8, AB8,<br>AB19, AB20, AC10,<br>AC11, AC12, AC15,<br>AC16, AC17, AC18,<br>AC19, AD10, AD12,<br>AD14, AD15, AD16,<br>AD17, AD18, L10,<br>M16, M17, M8, T19,<br>T20, W19, W8, Y7,<br>Y8, L13, L14, M14,<br>M15, M18, N20,<br>V20, W20, | | DNU | | Debug | L15, L16, L17,<br>L18, AA8, AD7 | | For Apacer internal debug use (AD7- Standard definition : VSS Apacer definition : for debug) | <sup>\*</sup>The GPIO pins are non-connected by default. For specific configurations for the GPIO pins, such as Apacer Security Features, please consult with Apacer product managers or sales representatives for further details. \*\*There is an internal Power On Reset at ball #M9 and power on sequence of internal POR is 22ms. \*\*\*1.2V power is not required to be supplied by external power source but is provided by SV170-µSSD itself by design. ### 4. Product Specifications ### 4.1 Capacity Capacity specifications of SV170-µSSD are available as shown in Table 4-1. It lists the specific capacity and the default numbers of heads, sectors and cylinders for each product line. Table 4-1 Capacity Specifications | Capacity | Total bytes* | Cylinders | Heads | Sectors | Max LBA | |----------|-----------------|-----------|-------|---------|-------------| | 30 GB | 30,016,659,456 | 16,383 | 16 | 63 | 58,626,288 | | 60 GB | 60,021,538,816 | 16,383 | 16 | 63 | 117,231,408 | | 120 GB | 120,033,640,448 | 16,383 | 16 | 63 | 234,441,648 | <sup>\*</sup>Display of total bytes varies from file systems, which means not all of the bytes can be used for storage. LBA count addressed in the table above indicates total user storage capacity and will remain the same throughout the lifespan of the device. However, the total usable capacity of the SSD is most likely to be less than the total physical capacity because a small portion of the capacity is reserved for device maintenance usages. #### 4.2 Performance Performance of SV170-µSSD is listed below in Table 4-2. **Table 4-2** Performance Specifications | Capacity Performance | 30 GB | 60 GB | 120 GB | |--------------------------|--------|--------|--------| | Sequential Read* (MB/s) | 295 | 550 | 560 | | Sequential Write* (MB/s) | 130 | 250 | 460 | | Random Read IOPS** (4K) | 20,000 | 38,000 | 66,000 | | Random Write IOPS** (4K) | 30,000 | 59,000 | 79,000 | Note: Results may differ from various flash configurations or host system setting. ### 4.3 Environmental Specifications Environmental specifications of SV170-µSSD product are shown in Table 4-3. Table 4-3 Environmental Specifications | Item | Specifications | |--------------------------------|----------------| | Operating temp. | 0°C to 70°C | | Non-operating temp. | -40°C to 100°C | | ESD (Electrostatic Discharge)* | 23°C, 49% (RH) | | Acoustic | 0dB | <sup>\*</sup>Device functions are affected, but EUT will be back to its normal or operational state automatically. <sup>\*\*</sup>Notes: 1 GB = 1,000,000,000 bytes; 1 sector = 512 bytes. <sup>\*</sup>Sequential performance is based on CrystalDiskMark 5.2.1 with file size 1,000MB. <sup>\*\*</sup>Random performance measured using IOMeter with Queue Depth 32. ### 4.4 Mean Time Between Failures (MTBF) Mean Time Between Failures (MTBF) is predicted based on reliability data for the individual components in SV170-µSSD. The prediction result for SV170-µSSD is more than 1,000,000 hours. Note: The MTBF is predicated and calculated based on "Telcordia Technologies Special Report, SR-332, Issue 2" method. #### 4.5 Certification and Compliance SV170-µSSD complies with the following standards: - CE - FCC - RoHS - BSMI #### 4.6 Endurance The endurance of a storage device is predicted by Drive Writes Per Day based on several factors related to usage, such as the amount of data written into the drive, block management conditions, and daily workload for the drive. Thus, key factors, such as Write Amplifications and the number of P/E cycles, can influence the lifespan of the drive. Table 4-4 Drive Writes Per Day | Capacity | Drive Writes Per Day | |----------|----------------------| | 30 GB | 2.87 | | 60 GB | 2.87 | | 120 GB | 2.87 | #### Note: - This estimation complies with JEDEC random client workload. - Flash vendor guaranteed 3D NAND TLC P/E cycle: 3K - WAF may vary from capacity, flash configurations and writing behavior on each platform. - 1 Terabyte = 1,024GB - DWPD (Drive Writes Per Day) is calculated the number of times that user can overwrite the entire capacity of an SSD per day of its lifetime during the warranty period. (3D NAND TLC warranty: 2 years) ### 5. Flash Management #### 5.1 Error Correction/Detection SV170-µSSD implements a hardware ECC scheme, based on the Low Density Parity Check (LDPC). LDPC is a class of linear block error correcting code which has apparent coding gain over BCH code because LDPC code includes both hard decoding and soft decoding algorithms. With the error rate decreasing, LDPC can extend SSD endurance and increase data reliability while reading raw data inside a flash chip. #### 5.2 Bad Block Management Bad blocks are blocks that include one or more invalid bits, and their reliability is not guaranteed. Blocks that are identified and marked as bad by the manufacturer are referred to as "Initial Bad Blocks". Bad blocks that are developed during the lifespan of the flash are named "Later Bad Blocks". Thus, this device implements an efficient bad block management algorithm to detect the factory-produced bad blocks and manages any bad blocks that appear with use. This practice further prevents data being stored into bad blocks and improves the data reliability. #### 5.3 Global Wear Leveling Flash memory devices differ from Hard Disk Drives (HDDs) in terms of how blocks are utilized. For HDDs, when a change is made to stored data, like erase or update, the controller mechanism on HDDs will perform overwrites on blocks. Unlike HDDs, flash blocks cannot be overwritten and each P/E cycle wears down the lifespan of blocks gradually. Repeatedly program/erase cycles performed on the same memory cells will eventually cause some blocks to age faster than others. This would bring flash storages to their end of service term sooner. Global wear leveling is an important mechanism that levels out the wearing of all blocks so that the wearing-down of all blocks can be almost evenly distributed. This will increase the lifespan of SSDs. ### 5.4 DataDefender<sup>™</sup> Apacer's DataDefender combines both firmware and hardware mechanisms to ensure data integrity. When power disruption occurs, the hardware mechanism will notice and trigger the controller to run multiple write-to-flash cycles to store data. Then the firmware will check that the data was correctly written to the NAND flash after the power disruption, preventing data loss. ### 5.5 Flash Translation Layer - Page Mapping Page mapping is an advanced flash management technology whose essence lies in the ability to gather data, distribute the data into flash pages automatically, and then schedule the data to be evenly written. Page-level mapping uses one page as the unit of mapping. The most important characteristic is that each logical page can be mapped to any physical page on the flash memory device. This mapping algorithm allows different sizes of data to be written to a block as if the data is written to a data pool and it does not need to take extra operations to process a write command. Thus, page mapping is adopted to increase random access speed and improve SSD lifespan, reduce block erase frequency, and achieve optimized performance and lifespan. #### 5.6 Hyper Cache Technology Apacer proprietary Hyper Cache technology, a non-volatile SLC write cache, provides excellent performance to handle various scenarios in industrial use. Using this method, a portion of the available capacity is being treated as SLC (1bit-per-cell) NAND flash memory in the TLC models, two bits per cell technology, consists of a number of low and high pages. Apacer Hyper Cache Technology collects low pages for extraordinary performance, called Hyper Cache mode. And, the rest of high pages are combined together and performs normal TLC performance, called TLC mode. When data is written to SSD, the firmware will direct the data to Hyper Cache mode, thus improving the write speeds drastically. #### **5.7 ATA Secure Erase** ATA Secure Erase is an ATA disk purging command currently embedded in most of the storage drives. Defined in ATA specifications, (ATA) Secure Erase is part of Security Feature Set that allows storage drives to erase all user data areas. The erase process usually runs on the firmware level as most of the ATA-based storage media currently in the market are built-in with this command. ATA Secure Erase can securely wipe out the user data in the drive and protects it from malicious attack. #### **5.8 TRIM** TRIM is a feature which helps improve the read/write performance and speed of solid-state drives (SSD). Unlike hard disk drives (HDD), SSDs are not able to overwrite existing data, so the available space gradually becomes smaller with each use. With the TRIM command, the operating system can inform the SSD which blocks of data are no longer in use and can be removed permanently. Thus, the SSD will perform the erase action, which prevents unused data from occupying blocks all the time. #### 5.9 S.M.A.R.T. SMART, an acronym for Self-Monitoring, Analysis and Reporting Technology, is an open standard that allows a hard disk drive to automatically detect its health and report potential failures. When a failure is recorded by SMART, users can choose to replace the drive to prevent unexpected outage or data loss. Moreover, SMART can inform users of impending failures while there is still time to perform proactive actions, such as copy data to another device. #### 5.10 DEVSLP (DevSleep or DEVSLP) Mode Device Sleep is a feature that allows SATA devices to enter a low power mode by designating a particular pin as DEVSLP signal with an aim to reducing power consumption. Note: With DEVSLP mode enabled, power consumption is under 10mw. #### **5.11 Over-Provisioning** Over-Provisioning (OP) is a certain portion of the SSD capacity exclusively for increasing Garbage Collection (GC) efficiency, especially when the SSD is filled to full capacity or performs a heavy mixed-random workload. OP has the advantages of providing extended life expectancy, reliable data integrity, and high sustained write performance. ### **5.12 SATA Power Management** By complying with SATA 6.0 Gb/s specifications, the SSD supports the following SATA power saving modes: - ACTIVE: PHY ready, full power, Tx & Rx operational - PARTIAL: Reduces power, resumes in under 10 μs (microseconds) - SLUMBER: Reduces power, resumes in under 10 ms (milliseconds) - DEVSLP (Device Sleep): triggered by interface signal, PHY might be powered down, the device in a almost shut down state, consuming less power than Slumber mode, host support required for this mode Note: The behaviors of power management features would depend on host/device settings. ### 6. Security & Reliability Features #### 6.1 End-to-End Data Protection End-to-End Data Protection is a feature implemented in Apacer SSD products that extends error control to cover the entire path from the host computer to the drive and back, and ensure data integrity at multiple points in the path to enable reliable delivery of data transfers. Unlike ECC which does not exhibit the ability to determine the occurrence of errors throughout the process of data transmission, End-to-End Data Protection allows SSD controller to identify an error created anywhere in the path and report the error to the host computer before it is written to the drive. This error-checking and error-reporting mechanism therefore guarantees the trustworthiness and reliability of the SSD. ### 7. Software Interface ### 7.1 Command Set Table 7-1 Command Set | Code | Command | | Code | | Command | |---------|-----------------------------------|-----|-------------|-----|------------------------------------------------------------------| | 00h | NOP | | C9h | | Read DMA without Retry | | 06h | Data Set Management | | CAh | | Write DMA | | 10h-1Fh | Recalibrate | | CBh | | Write DMA without Retry | | 20h | Read Sectors | | CEh | | Write Multiple FUA EXT | | 21 | Read Sectors without Retry | | E0h | | Standby Immediate | | 24h | Read Sectors EXT | | E1h | | Idle Immediate | | 25h | Read DMA EXT | | E2h | | Standby | | 27h | Read Native Max Address EXT | | E3h | | Idle | | 29h | Read Multiple EXT | | E4h | | Read Buffer | | 2Fh | Read Log EXT | | E5h | | Check Power Mode | | 30h | Write Sectors | | E6h | | Sleep | | 31h | Write Sectors without Retry | | E7h | | Flush Cache | | 34h | Write Sectors EXT | | E8h | | Write Buffer | | 35h | Write DMA EXT | | E9h | | READ BUFFER DMA | | 37h | Set Native Max Address EXT | | EAh | | Flush Cache EXT | | 38h | CFA Write Sectors without Erase | | EBh | | Write Buffer DMA | | 39h | Write Multiple EXT | | ECh | | Identify Device | | 3Dh | Write DMA FUA EXT | | EFh | | Set Features | | 3Fh | Write Long EXT | EFh | 02 | 2h | Enable volatile write cache | | 40h | Read Verify Sectors | EFh | 03 | 3h | Set transfer mode | | 41h | Read Verify Sectors without Retry | EFh | 05 | 5h | Enable the APM feature set | | 42h | Read Verify Sectors EXT | EFh | 10 | )h | Enable use of SATA feature set | | 44h | Zero EXT | EFh | 10h | 02h | Enable DMA Setup FIS Auto-<br>Activate optimization | | 45h | Write Uncorrectable EXT | EFh | 10h | 03h | Enable Device-initiated interface power state (DIPM) transitions | | 47h | Read Log DMA EXT | EFh | EFh 10h 06h | | Enable Software Settings<br>Preservation (SSP) | | 57h | Write Log DMA EXT | EFh | EFh 10h 07h | | Enable Device Automatic Partial to Slumber transitions | | 60h | Read FPDMA Queued | EFh | 10h | 09h | Enable Device Sleep | | 61h | Write FPDMA Queued | EFh | | 5h | Disable read look-ahead | | 70h-7Fh | Seek | EFh | | 6h | Disable reverting to power-on defaults | | Co | ode | Command | | Code | | Command | |-----|-----|---------------------------------------------|-----|-------------|-----|-------------------------------------------------------------------| | 9( | 0h | Execute Device Diagnostic | EFh | EFh 82h | | Disable volatile write cache | | 9 | 1h | Initialize Device Parameters | EFh | 85 | 5h | Disable the APM feature set | | 92 | 2h | Download Microcode | EFh | 90 | )h | Disable use of SATA feature set | | 93 | 3h | Download Microcode DMA | EFh | 90h | 02h | Disable DMA Setup FIS Auto-<br>Activate optimization | | В | 0h | SMART | EFh | 90h | 03h | Disable Device-initiated interface power state (DIPM) transitions | | B0h | D0h | SMART READ DATA | EFh | 90h | 06h | Disable Software Settings<br>Preservation (SSP) | | B0h | D1h | SMART READ ATTRIBUTE<br>THRESHOLDS | EFh | 90h | 07h | Disable Device Automatic Partial to Slumber transitions | | B0h | D2h | SMART ENABLE/DISABILE<br>ATTRIBUTE AUTOSAVE | EFh | EFh 90h 09h | | Disable Device Sleep | | B0h | D3h | SMART SAVE ATTRIBUTE VALUES | EFh | AA | Αh | Enable read look-ahead | | B0h | D4h | SMART EXECUTE OFF-LINE IMMEDIATE | EFh | EFh CCh | | Enable reverting to power-on defaults | | B0h | D5h | SMART READ LOG | | F1h | | Security Set Password | | B0h | D6h | SMART WRITE LOG | | F2h | | Security Unlock | | B0h | D8h | SMART ENABLE OPERATIONS | | F3h | | Security Erase Prepare | | B0h | D9h | SMART DISABLE OPERATIONS | | F4h | | Security Erase Unit | | B0h | DAh | SMART RETURN STATUS | | F5h | | Security Freeze Lock | | B0h | DBh | SMART ENABLE/DISABILE<br>AUTOMATIC OFF-LINE | | F6h | | Security Disable Password | | B | 1h | Device Configuration | | F8h | | Read Native Max Address | | В | 4h | Sanitize | | F9h | | Set Max Address | | C | 4h | Read Multiple | F9h | 01 | 1h | SET MAX SET PASSWORD | | C: | 5h | Write Multiple | F9h | 02 | 2h | SET MAXLOCK | | C | 6h | Set Multiple Mode | F9h | 03 | 3h | SET MAX UNLOCK | | C | 8h | Read DMA | F9h | 04 | 4h | SET MAX FREEZE LOCIK | #### 7.2 S.M.A.R.T. S.M.A.R.T. is an abbreviation for Self-Monitoring, Analysis and Reporting Technology, a self-monitoring system that provides indicators of drive health as well as potential disk problems. It serves as a warning for users from unscheduled downtime by monitoring and displaying critical drive information. Ideally, this should allow taking proactive actions to prevent drive failure and make use of S.M.A.R.T. information for future product development reference. Apacer devices use the standard SMART command B0h to read data out from the drive to activate our S.M.A.R.T. feature that complies with the ATA/ATAPI specifications. S.M.A.R.T. Attribute IDs shall include initial bad block count, total later bad block count, maximum erase count, average erase count, power on hours and power cycle. When the S.M.A.R.T. Utility running on the host, it analyzes and reports the disk status to the host before the device reaches in critical condition. Note: Attribute IDs may vary from product models due to various solution design and supporting capabilities. Apacer memory products come with S.M.A.R.T. commands and subcommands for users to obtain information of drive status and to predict potential drive failures. Users can take advantage of the following commands/subcommands to monitor the health of the drive. | Code | SMART Subcommand | |------|-----------------------------------| | D0h | READ DATA | | D1h | READ ATTRIBUTE THRESHOLDS | | D2h | Enable/Disable Attribute Autosave | | D4h | Execute Off-line Immediate | | D5h | Read Log (optional) | | D6h | Write Log (optional) | | D8h | Enable Operations | | D9h | Disable operations | | DAh | Return Status | #### **General SMART attribute structure** | Byte | Description | |-------|-------------| | 0 | ID (Hex) | | 1 – 2 | Status flag | | 3 | Value | | 4 | Worst | | 5*-11 | Raw Data | \*Byte 5: LSB #### **SMART** attribute ID list | ID (Hex) | Attribute Name | |------------|------------------------------------| | 9 (0x09) | Power-on hours | | 12 (0x0C) | Power cycle count | | 163 (0xA3) | Max. erase count | | 164 (0xA4) | Avg. erase count | | 166 (0xA6) | Total later bad block count | | 167 (0xA7) | SSD Protect Mode (vendor specific) | | 168 (0xA8) | SATA PHY Error Count | | 171 (0xAB) | Program fail count | | 172 (0xAC) | Erase fail count | | 175 (0xAF) | Bad Cluster Table Count | | 192 (0xC0) | Unexpected Power Loss Count | | 194 (0xC2) | Temperature | | 231 (0xE7) | Lifetime left | | 241 (0xF1) | Total sectors of write | ### 8. Electrical Specifications ### 8.1 Operating Voltage Table 8-1 lists the supply voltage for SV170-µSSD. Table 8-1 Operating Range | Parameter | Voltage | Range | |-----------|---------|-----------------| | VCC | 3.3V | 3.135V ~ 3.465V | | VCCQ | 1.8V | 1.71V ~ 1.89V | | VDDC | 1.2V | 1.14V ~ 1.26V | ### **8.2 Power Consumption** Table 8-2 lists the power consumption for SV170-µSSD. Table 8-2 Power Consumption Based on 3.3V | Capacity | 30 GB | 60 GB | 120 GB | |-------------|-------|-------|--------| | Active (mA) | 260 | 320 | 380 | | Idle (mA) | 95 | 95 | 95 | <sup>\*</sup>All values are typical and may vary depending on flash configurations or host system settings. \*\*Active power is an average power measurement performed using CrystalDiskMark with 128KB sequential read/write transfers. # 9. Physical Characteristics ### 9.1 Dimensions **Top View** #### **Bottom View** #### Side View | | CALDO | DIMENSION IN MM | | | |-----------------------------|---------------------------|-----------------|------|------| | | SYMBOL | MIN. | NOM. | MAX. | | TOTAL THICKNESS | A | 1.45 | 1.57 | 1.70 | | STAND OFF | Λ1 | 0.16 | 0.21 | 0.26 | | SUBSTRATE THICKNESS | Λ2 | | 0.26 | | | MOLD THICKNESS | A3 | 1.10 | | | | BODY SIZE | D | 20 | | | | 0001 365 | E | 16 | | | | BALL DIAMETER | | 0.30 | | | | BALL OPENING | | 0.275 | | | | BALL WIDTH | Ь | 0.25 | 0.30 | 0.35 | | BALL PITCH | е | 0.50 | | | | BALL COUNT | n | 156 | | | | EDGE BALL CENTER TO CENTER | D1 | 16.50 BSC. | | | | LUGE BALL CENTER TO CENTER | E1 | 12.50 BSC. | | | | BODY CENTER TO CONTACT BALL | SD | 0.25 BSC. | | r. | | BOUT CENTER TO CONTACT BALL | SE | 0.25 BSC. | | | | JEDEC(REF) | | MO-276(REF.) | | F.) | | PACKAGE EDGE TOLEPANCE | 000 | 0.15 | | | | MOLD FLATNESS | bbb | 0.20 | | | | COPLANAPITY | ddd | 0.08 | | | | BALL OFFSET(PACKAGE) | eee | 0.15 | | | | BALL OFFSET(BALL) | ALL OTTSET(BALL) fff 0.05 | | | | ### 9.2 Net Weight | Capacity | Net Weight (g) | |----------|----------------| | 30GB | 1.02 | | 60GB | 1.02 | | 120GB | 1.04 | Note: The values given here are for reference only. Please weigh your product for the actual value. # **10. Product Ordering Information** ### **10.1 Product Code Designations** ### **10.2 Valid Combinations** | Capacity | Part Number | Top Side Marking | |----------|----------------------|------------------| | 30GB | AP-USSD30GC158-DPTL | SHAC-30GAC11C | | 60GB | AP-USSD60GC258-DPTL | SHAC-60GAC22C | | 120GB | AP-USSD120GC458-DPTL | SHAC-120GAC24C | **Note:** Valid combinations are those products in mass production or will be in mass production. Consult your Apacer sales representative to confirm availability of valid combinations and to determine availability of new combinations. # **Revision History** | Revision | Description | Date | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 1.0 | Official release | 8/7/2018 | | 1.1 | - Added 60-128GB support - Added Over-Provisioning to Flash Management on Specifications Overview page | 8/17/2018 | | | - Added 5.11 Over-Provisioning | | | 1.2 | Updated Supply Voltage on Specifications Overview page and 8.1 Operating Voltage | 8/21/2018 | | 1.3 | Removed Table 8-3 Power Consumption Based on 5V from 8.2 Power Consumption | 8/23/2018 | | 1.4 | Updated Table 3-1 Pin Description at 3. Pin Assignments | 9/4/2018 | | 1.5 | <ul> <li>Remove the redundant asterisk mark from note 2 at 4.6 Endurance</li> <li>Renamed Power Failure Management to DataDefender<sup>TM</sup> at Flash Management on Specifications Overview page and 5.4 section and updated the technology description</li> </ul> | 11/21/2018 | | 1.6 | Updated 9.1 Dimensions | 4/1/2019 | | 1.7 | Added top side marking to 10. Valid Combinations | 4/2/2019 | | 1.8 | - Updated Net Weight on Specifications Overview page - Updated 9.2 Net Weight and added a note | 4/10/2019 | #### **Global Presence** #### **Taiwan (Headquarters)** Apacer Technology Inc. 1F., No.32, Zhongcheng Rd., Tucheng Dist., New Taipei City 236, Taiwan R.O.C. Tel: 886-2-2267-8000 Fax: 886-2-2267-2261 amtsales@apacer.com #### Japan **Apacer Technology Corp.** 6F, Daiyontamachi Bldg., 2-17-12, Shibaura, Minato-Ku, Tokyo, 108-0023, Japan Tel: 81-3-5419-2668 Fax: 81-3-5419-0018 jpservices@apacer.com #### China Apacer Electronic (Shanghai) Co., Ltd Room D, 22/FL, No.2, Lane 600, JieyunPlaza, Tianshan RD, Shanghai, 200051, China Tel: 86-21-6228-9939 Fax: 86-21-6228-9936 sales@apacer.com.cn #### U.S.A. **Apacer Memory America, Inc.** 46732 Lakeview Blvd., Fremont, CA 94538 Tel: 1-408-518-8699 Fax: 1-510-249-9551 sa@apacerus.com #### Europe Apacer Technology B.V. Science Park Eindhoven 5051 5692 EB Son, The Netherlands Tel: 31-40-267-0000 Fax: 31-40-290-0686 sales@apacer.nl #### India Apacer Technologies Pvt Ltd, 1874, South End C Cross, 9<sup>th</sup> Block Jayanagar, Bangalore-560069, India Tel: 91-80-4152-9061/62 Fax: 91-80-4170-0215 sales india@apacer.com