



February 14, 2019 Version 1.0



Apacer Technology Inc.

1F, No.32, Zhongcheng Rd., Tucheng Dist., New Taipei City, Taiwan, R.O.C Tel: +886-2-2267-8000 Fax: +886-2-2267-2261 www.apacer.com

1

# **Table of Contents**

| 1. Introduction                              | 2 |
|----------------------------------------------|---|
| 2. What is Read Disturb?                     | 3 |
| 3. What is Smart Read Refresh <sup>™</sup> ? | 4 |
| 4. Conclusion                                | 5 |

## **1. Introduction**

Due to the way NAND flash memory is constructed, there's always a small chance that error bits may occur during read operations. These are known as 'read disturb' errors, and can be more or less common depending on the architecture of the NAND Flash memory type being employed. In most drive operations, ECC technology can help to prevent data errors, but in certain situations it is insufficient, especially read-intensive operations.

For these reasons, Apacer has developed a mechanism known as Smart Read Refresh<sup>™</sup>, which is particularly helpful for reducing error bits in read-intensive operations. In fact, this mechanism can be beneficial even to drive operations that are not only read-intensive.

## 2. What is Read Disturb?

In the real world of SSD usage, there are not many situations that focus exclusively or almost exclusively on read operations. But there are a few. One of the most well-known is in the gaming industry, where a particular game's software may be saved onto a storage device and read many times as the game is repeatedly used over an extended period.

Some manufacturers have opted for MLC or 3D TLC NAND devices in read-focused operations, because they believe that since there is little write-usage involved, the chance of errors is minimal. However, this is an incorrect assumption. Flash memory is susceptible to read errors, especially in cases where geometries are limited, such as MLC and 3D TLC NAND.

In an NAND flash array, memory cells are arranged in long parallel strings. When a read operation occurs, both the word line that needs to be read and the other word lines that neighbor it will need to be activated. However, this can have the effect of slightly programming the other word lines, due to their proximity. If this happens multiple times, the other word lines may tend towards a programmed state. This can result in read-disturb errors.

Read-disturb errors can also occur due to a buildup in noise from neighboring cells. The smaller the device geometry becomes, the more likely the noise is to cause interference. High operating temperatures can exacerbate the situation, as it increases the movement of charge to and from the memory cells.

Luckily, Apacer has developed a method to detect read-disturb errors and to minimize their negative effects. This method is known as Smart Read Refresh<sup>™</sup>.

### 3. What is Smart Read Refresh<sup>™</sup>?

Smart Read Refresh<sup>™</sup> is designed to make sure that in read-intensive applications, blocks with a high number of errors can be removed and refreshed for further read operations. During each reach command, the controller will perform a two-stage check on the target block. First, it will check if the block has been marked "need to refresh." If it has, the block will be refreshed before being read. If it has not, the controller will check the number of error bits currently present. If the number meets or exceeds the threshold for error blocks that has been set, it will mark the block "need to refresh," meaning it will be refreshed during the next read operation.

A more detailed explanation of this process can be found in the following flowchart.



# **4.** Conclusion

Users who are employing SSDs in read-intensive operations would be wise to consider implementing the Smart Read Refresh<sup>™</sup> features. Common applications with read-intensive operations include GPS devices, server hosts and data sharing hubs, to name just a few. That said, even SSDs that are not designed for exclusively read-intensive operation can also benefit from Smart Read Refresh<sup>™</sup>. With Smart Read Refresh<sup>™</sup>, the chance of error bits being read during read operations is greatly reduced.

# **Revision History**

| Revision | Description      | Date      |
|----------|------------------|-----------|
| 1.0      | Official release | 2/14/2019 |

7

### **Global Presence**

#### Taiwan (Headquarters)

Apacer Technology Inc. 1F., No.32, Zhongcheng Rd., Tucheng Dist., New Taipei City 236, Taiwan R.O.C. Tel: 886-2-2267-8000 Fax: 886-2-2267-2261 amtsales@apacer.com

#### Japan

Apacer Technology Corp. 6F, Daiyontamachi Bldg., 2-17-12, Shibaura, Minato-Ku, Tokyo, 108-0023, Japan Tel: 81-3-5419-2668 Fax: 81-3-5419-0018 jpservices@apacer.com

#### China

Apacer Electronic (Shanghai) Co., Ltd Room D, 22/FL, No.2, Lane 600, JieyunPlaza, Tianshan RD, Shanghai, 200051, China Tel: 86-21-6228-9939

Fax: 86-21-6228-9936 sales@apacer.com.cn

U.S.A. Apacer Memory America, Inc. 46732 Lakeview Blvd., Fremont, CA 94538 Tel: 1-408-518-8699 Fax: 1-510-249-9551 <u>sa@apacerus.com</u>

#### Europe

Apacer Technology B.V. Science Park Eindhoven 5051 5692 EB Son, The Netherlands Tel: 31-40-267-0000 Fax: 31-40-290-0686 sales@apacer.nl

#### India

Apacer Technologies Pvt Ltd, 1874, South End C Cross, 9<sup>th</sup> Block Jayanagar, Bangalore-560069, India Tel: 91-80-4152-9061/62 Fax: 91-80-4170-0215 sales india@apacer.com