

# **RoHS Recast Compliant**

# Industrial SDHC/XC 6.1

CV110-SD Product Specifications (Toshiba TLC BiCS3 64 Layers)

October 3, 2019 Version 1.0



Apacer Technology Inc.

1F, No.32, Zhongcheng Rd., Tucheng Dist., New Taipei City, Taiwan, R.O.C Tel: +886-2-2267-8000 Fax: +886-2-2267-2261 www.apacer.com

# **Specifications Overview:**

- Fully Compatible with SD Card Association Specifications
  - Physical Layer Specification Ver6.1
  - Security Specification Ver4.0
- Capacity
  - 32, 64, 128, 256 GB
- Performance\*
  - Sequential read: Up to 90 MB/sec
  - Sequential write: Up to 33 MB/sec
  - Random read (4K): Up to 1,500 IOPS
  - Random write (4K): Up to 500 IOPS
- Flash Management
  - Built-in advanced ECC algorithm
  - Global Wear Leveling
  - Flash bad-block management
  - Power Failure Management
  - Flash Translation Layer: Page Mapping
  - DataRAID<sup>™</sup>
  - S.M.A.R.T.
  - SMART Read Refresh<sup>™</sup>
- NAND Flash Type: Toshiba TLC BiCS3 64 Layers
- SD-Protocol Compatible
- Supports SD SPI Mode
- Backward Compatible with 3.0 and 2.0
- Endurance (in Terabytes Written: TBW)
  - 32 GB: 48 TBW
  - 64 GB: 94 TBW
  - 128 GB: 163 TBW
  - 256 GB: 342 TBW

- Temperature Range
  - Operating: Standard: -25°C to 85°C Wide: -40°C to 85°C
  - Storage: -40°C to 85°C
- Operating Voltage: 2.7V ~ 3.6V
- Power Consumption\*
  - Operating: 90 mA
  - Standby: 135 µA
- **Bus Speed Mode:** Support Class 10 with UHS-I and UHS-3\*\*
  - SDR12: SDR up to 25MHz 1.8V signaling
  - SDR25: SDR up to 50MHz 1.8V signaling
  - SDR50: 1.8V signaling, frequency up to 100MHz, up to 50 MB/sec
  - SDR104: 1.8V signaling, frequency up to 208MHz, up to 104MB/sec
  - DDR50: 1.8V signaling, frequency up to 50MHz, sampled on both clock edges, up to 50 MB/sec

1

- Physical Dimensions
  - 32mm (L) x 24mm (W) x 2.1mm (H)
- Supports Video Speed Class
  - V10: 32 GB
  - V30: 64-256 GB
- RoHS Recast Compliant

\*Performance values presented here are typical and measured based on USB 3.0 card reader. The results may vary depending on settings and platforms.

\*\*Class 10 with UHS-I is supported on 32GB while Class 10 with UHS-3 is supported on 64-256GB; timing in 1.8V signaling is different from that of 3.3V signaling.

2

# **Table of Contents**

| 1. General Descriptions4                                                 |
|--------------------------------------------------------------------------|
| 1.1 Functional Block4                                                    |
| 1.2 Flash Management5                                                    |
| 1.2.1 Bad Block Management5                                              |
| 1.2.2 Powerful ECC Algorithms                                            |
| 1.2.3 S.M.A.R.T                                                          |
| 1.2.4 Global Wear Leveling5                                              |
| 1.2.5 Power Failure Management5                                          |
| 1.2.6 DataRAID <sup>™</sup> 5                                            |
| 1.2.7 SMART Read Refresh <sup>™</sup> 6                                  |
| 1.2.8 Flash Translation Layer – Page Mapping6                            |
| 2. Product Specifications7                                               |
| 2.1 Card Architecture                                                    |
| 2.2 Pin Assignments7                                                     |
| 2.3 Capacity                                                             |
| 2.4 Performance                                                          |
| 2.5 Electrical                                                           |
| 2.6 Endurance                                                            |
| 3. Physical Characteristics                                              |
| 3.1 Physical Dimensions10                                                |
| 3.2 Durability Specifications11                                          |
| 4. DC Characteristics 12                                                 |
| 4.1 SD Interface Timing (Default)12                                      |
| 4.2 SD Interface Timing (High Speed Mode)                                |
| 4.3 SD Interface Timing (SDR12, SDR25, SDR50 and SDR104 Modes) Input     |
| 4.3.1 Clock Timing                                                       |
| 4.3.2 Card Input Timing                                                  |
| 4.3.3 Card Output Timing of Fixed Data Window (SDR12, SDR25 and SDR50)16 |
| 4.3.4 Output Timing of Variable Window (SDR104)16                        |
| 4.3.5 SD Interface Timing (DDR50 Mode)17                                 |
| 4.3.6 Bus Timings – Parameters Values (DDR50 Mode)18                     |
| 5. S.M.A.R.T                                                             |

| 5.1 Direct Host Access to SMART Data via SD General Command (CMD56) | 19 |
|---------------------------------------------------------------------|----|
| 5.2 Process for Retrieving SMART Data                               | 19 |
| 6. Product Ordering Information                                     | 22 |
| 6.1 Product Code Designations                                       | 22 |
| 6.2 Valid Combinations                                              | 23 |

# **1. General Descriptions**

Apacer SD CV110-SD is compatible with the SD card version 6.1. The command list supports [Physical Layer Specification Ver6.10 Final] definitions. Card Capacity of Non-secure Area, Secure Area Supports [Part 3 Security Specification Ver4.00 Final] Specifications.

The SD 6.1 card comes with 9-pin interface designed to operate at a maximum operating frequency of 208MHz. It can alternate communication protocol between the SD mode and SPI mode. It performs data error detection and correction with very low power consumption. It supports capacity up to 256GB with exFAT SDXC.

Apacer SD CV110-SD Secure Digital 4.0 card with high performance, good reliability and wide compatibility is nowadays one of the most popular cards well adapted for hand-held applications with customized firmware techniques in semi-industrial/medical markets already.

# **1.1 Functional Block**

The SD contains a flash controller and flash media with SD standard interface.



Figure 1-1 Functional Block Diagram

# **1.2 Flash Management**

### **1.2.1 Bad Block Management**

The SD controller contains logical/physical flash block mapping and bad block management system. It will manage all flash block include user data space and spare block.

The SD also contains a sophisticated defect and error management system. It does a read after write under margin conditions to verify that the data is written correctly (except in the case of write preerased sectors). In case that a bit is found to be defective, the SD replaces this bad bit with a spare bit within the sector header. If necessary, the SD will even replace the entire sector with a spare sector. This is completely transparent to the master (host device) and does not consume any user data space.

### **1.2.2 Powerful ECC Algorithms**

Flash memory cells will deteriorate with use, which might generate random bit errors in the stored data. Thus, the SD card applies the advanced ECC Algorithm, which can detect and correct errors occur during read process, ensure data been read correctly, as well as protect data from corruption.

### 1.2.3 S.M.A.R.T.

SMART, an acronym for Self-Monitoring, Analysis and Reporting Technology, is a special function that allows a memory device to automatically monitor its health. Apacer provides a program named SmartInfo Tool to observe Apacer's SD and MicroSD cards. Note that this tool can only support Apacer's industrial SD and MicroSD cards. This tool will display firmware version, endurance life ratio, good block ratio, and so forth.

### **1.2.4 Global Wear Leveling**

NAND Flash devices can only undergo a limited number of program/erase cycles, and in most cases, the flash media are not used evenly. If some area get updated more frequently than others, the lifetime of the device would be reduced significantly. Thus, Global Wear Leveling technique is applied to extend the lifespan of NAND Flash by evenly distributing writes and erase cycles across the media.

Apacer provides Global Wear Leveling algorithm, which can efficiently spread out the flash usage through the whole flash media area. Moreover, by implementing Global Wear Leveling algorithm, the life expectancy of the NAND Flash is greatly improved.

### **1.2.5 Power Failure Management**

Power Failure Management plays a crucial role when power supply becomes unstable. Power disruption may occur when users are storing data into the SSD, leading to instability in the drive. However, with Power Failure Management, a firmware protection mechanism will be activated to scan pages and blocks once power is resumed. Valid data will be transferred to new blocks for merging and the mapping table will be rebuilt. Therefore, data reliability can be reinforced, preventing damage to data stored in the NAND Flash.

### 1.2.6 DataRAID<sup>™</sup>

Apacer's DataRAID algorithm applies an additional level of protection and error-checking. Using this algorithm, a certain amount of space is given over to aggregating and resaving the existing parity data used for error checking. So, in the event that data becomes corrupted, the parity data can be compared to the existing uncorrupted data and the content of the corrupted data can be rebuilt.

### 1.2.7 SMART Read Refresh<sup>™</sup>

Apacer's SMART Read Refresh plays a proactive role in avoiding read disturb errors from occurring to ensure health status of all blocks of NAND flash. Developed for read-intensive applications in particular, SMART Read Refresh is employed to make sure that during read operations, when the read operation threshold is reached, the data is refreshed by re-writing it to a different block for subsequent use.

### 1.2.8 Flash Translation Layer – Page Mapping

Page mapping is an advanced flash management technology whose essence lies in the ability to gather data, distribute the data into flash pages automatically, and then schedule the data to be evenly written. Page-level mapping uses one page as the unit of mapping. The most important characteristic is that each logical page can be mapped to any physical page on the flash memory device. This mapping algorithm allows different sizes of data to be written to a block as if the data is written to a data pool and it does not need to take extra operations to process a write command. Thus, page mapping is adopted to increase random access speed and improve SD lifespan, reduce block erase frequency, and achieve optimized performance and lifespan.

# **2. Product Specifications**

# 2.1 Card Architecture



# Write Enabled



7

# 2.2 Pin Assignments

| Dim |         | SD Mode                      |          | SPI Mode              |
|-----|---------|------------------------------|----------|-----------------------|
| Pin | Name    | Description                  | Name     | Description           |
| 1   | CD/DAT3 | Card detect/Data line[Bit 3] | CS       | Chip select           |
| 2   | CMD     | Command/Response             | DI       | Data in               |
| 3   | VSS1    | Supply voltage ground        | VSS      | Supply voltage ground |
| 4   | VDD     | Supply voltage               | VDD      | Supply voltage        |
| 5   | CLK     | Clock                        | SCLK     | Clock                 |
| 6   | VSS2    | Supply voltage ground        | VSS2     | Supply voltage ground |
| 7   | DAT0    | Data line[Bit 0]             | DO       | Data out              |
| 8   | DAT1    | Data line[Bit 1]             | Reserved |                       |
| 9   | DAT2    | Data line[Bit 2]             | Reserved |                       |

Table 2-1 Pin Assignments

# 2.3 Capacity

The following table shows the specific capacity for the SD 6.1 card.

### Table 2-2 Capacity Specifications

| Capacity | Total bytes*    |
|----------|-----------------|
| 32 GB    | 31,033,655,296  |
| 64 GB    | 62,243,471,360  |
| 128 GB   | 124,755,378,176 |
| 256 GB   | 249,443,647,488 |

Note: Total bytes are viewed under Windows operating system and were measured by SD format too.

# 2.4 Performance

Performances of the SD 6.1 card are shown in the table below.

### Table 2-3 Performance Specifications

| Capacity<br>Performance  | 32 GB | 64 GB | 128 GB | 256 GB |
|--------------------------|-------|-------|--------|--------|
| Sequential Read* (MB/s)  | 90    | 90    | 90     | 90     |
| Sequential Write* (MB/s) | 20    | 28    | 32     | 33     |
| Random Read IOPS** (4K)  | 1,500 | 1,500 | 1,500  | 1,500  |
| Random Write IOPS** (4K) | 500   | 500   | 500    | 500    |

Note:

Results may differ from various flash configurations or host system setting.

\*Sequential performance is based on CrystalDiskMark 5.2.1 with file size 1,000MB.

\*\*Random performance measured using IOMeter with Queue Depth 32.

\*\*\*Performance results are measured based on USB 3.0 card reader.

# 2.5 Electrical

### Table 2-4 Operating Voltages

| Symbol          | Parameter            | Min. | Max. | Unit |
|-----------------|----------------------|------|------|------|
| V <sub>DD</sub> | Power Supply Voltage | 2.7  | 3.6  | V    |

### Table 2-5 Power Consumption

| Capacity<br>Mode | 32 GB | 64 GB | 128 GB | 256 GB |
|------------------|-------|-------|--------|--------|
| Operating (mA)   | 75    | 80    | 85     | 90     |
| Standby (µA)     | 80    | 120   | 130    | 135    |

Note:

\*All values are typical and may vary depending on flash configurations or host system settings.

\*\*Active power is an average power measurement performed using CrystalDiskMark with 128KB sequential read/write transfers. \*\*\*Power is measured based on USB 3.0 card reader.

# 2.6 Endurance

The endurance of a storage device is predicted by TeraBytes Written based on several factors related to usage, such as the amount of data written into the drive, block management conditions, and daily workload for the drive. Thus, key factors, such as Write Amplifications and the number of P/E cycles, can influence the lifespan of the drive.

### Table 2-6 Endurance Specifications

| Capacity | TeraBytes Written |
|----------|-------------------|
| 32 GB    | 48                |
| 64 GB    | 94                |
| 128 GB   | 163               |
| 256 GB   | 342               |

Note:

- This estimation complies with Apacer internal workload.
- Flash vendor guaranteed 3D NAND TLC P/E cycle: 3K
- WAF may vary from capacity, flash configurations and writing behavior on each platform.
- 1 Terabyte = 1,024GB
- DWPD (Drive Writes Per Day) is calculated based on the number of times that user overwrites the entire capacity of an SSD per day of its lifetime during the warranty period. (3D NAND TLCwarranty:2 years)

# **3. Physical Characteristics**

# **3.1 Physical Dimensions**

Dimensions: 32 mm (L) x 24 mm (W) x 2.1 mm (H)



# 3.2 Durability Specifications

| Item           | Specifications                                                                                                                                 |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature    | -25°C to 85°C (Standard)<br>-40°C to 85°C (Wide)                                                                                               |
|                | -40°C to 85°C (Storage)                                                                                                                        |
| Shock          | 1,500G, 0.5ms                                                                                                                                  |
| Vibration      | 20Hz~80Hz/1.52mm (frequency/displacement)<br>80Hz~2000Hz/20G (frequency/displacement)<br>X, Y, Z axis/60mins each                              |
| Drop           | 1.5m free fall, 6 surfaces of each                                                                                                             |
| Bending        | $\geq$ 10N, hold 1min/5times                                                                                                                   |
| Torque         | 0.15N-m or 2.5deg, hold 30 seconds/ 5 times                                                                                                    |
| Salt spray     | Concentration: 3% NaCl at 35°C (storage for 24 hours)                                                                                          |
| Waterproof     | JIS IPX7 compliance, Water temperature 25°C<br>Water depth: the lowest point of unit is locating 1000mm below surface<br>(storage for 30 mins) |
| X-Ray Exposure | 0.1 Gy of medium-energy radiation<br>(70 KeV to 140 KeV, cumulative dose per year) to both sides of the<br>card ;storage for 30 mins)          |
| Switch cycle   | 0.4~0.5N, 1000 times                                                                                                                           |
| Durability     | 10,000 times mating cycle                                                                                                                      |
| ESD            | Contact: +/-4KV each item 25 times<br>Air: +/-8KV 10 times                                                                                     |

### Table 3-1 Durability Specifications

# 4. DC Characteristics

# 4.1 SD Interface Timing (Default)



# Card input Timing (Default Speed Card)-



Card Output Timing (Default Speed Mode)-

| SYMBOL            | PARAMETER                                   | MIN                   | МАХ                    | UNIT                   | REMARK                                            |
|-------------------|---------------------------------------------|-----------------------|------------------------|------------------------|---------------------------------------------------|
|                   | Clock CLK (All values are refe              | erred to mi           | n(V <sub>⊮</sub> ) and | max(V <sub>IL</sub> )) |                                                   |
| f <sub>PP</sub>   | Clock frequency data transfer               | 0                     | 25                     | MHz                    | C <sub>card</sub> ≤ 10 pF<br>(1 card)             |
| f <sub>OD</sub>   | Clock frequency identification              | 0 <sup>(1)</sup> /100 | 400                    | KHz                    | C <sub>card</sub> ≤ 10 pF<br>(1 card)             |
| t <sub>WL</sub>   | Clock low time                              | 10                    | -                      | ns                     | C <sub>card</sub> ≤ 10 pF<br>(1 card)             |
| t <sub>WH</sub>   | Clock high time                             | 10                    | -                      | ns                     | C <sub>card</sub> ≤ 10 pF<br>(1 card)             |
| t <sub>TLH</sub>  | Clock rise time                             | -                     | 10                     | ns                     | C <sub>card</sub> ≤ 10 pF<br>(1 card)             |
| t <sub>THL</sub>  | Clock fall time                             | -                     | 10                     | ns                     | C <sub>card</sub> ≤ 10 pF<br>(1 card)             |
|                   | Inputs CMD, DAT (                           | Referenced            | d to CLK)              |                        | (1 ourd)                                          |
| t <sub>ISU</sub>  | Input setup time                            | 5                     | -                      | ns                     | C <sub>card</sub> ≤ 10 pF<br>(1 card)             |
| t <sub>TH</sub>   | Input hold time                             | 5                     | -                      | ns                     | (1 card)<br>C <sub>card</sub> ≤ 10 pF<br>(1 card) |
|                   | Outputs CMD, DAT                            | (Reference            | d to CLK)              |                        |                                                   |
| t <sub>ODLY</sub> | Output delay time during data transfer mode | 0                     | 14                     | ns                     | C <sub>L</sub> ≤ 40 pF<br>(1 card)                |
| t <sub>OH</sub>   | Output hold time                            | 0                     | 50                     | ns                     | C <sub>L</sub> ≤ 40 pF<br>(1 card)                |

(1)0Hz means to stop the clock. The given minimum frequency range is for cases that require the clock to be continued.

# 4.2 SD Interface Timing (High Speed Mode)



Card Input Timing (High Speed Card)-



Card Output Timing (High Speed Mode)

| SYMBOL            | PARAMETER                                      | MIN         | МАХ                      | UNIT                   | REMARK                    |
|-------------------|------------------------------------------------|-------------|--------------------------|------------------------|---------------------------|
|                   | Clock CLK (All values are refe                 | erred to mi | n(V <sub>⊮</sub> ) and ı | max(V <sub>IL</sub> )) |                           |
| f <sub>PP</sub>   | Clock frequency data transfer                  | 0           | 50                       | MHz                    | Ccard ≤ 10 pF<br>(1 card) |
| t <sub>WL</sub>   | Clock low time                                 | 7           | -                        | ns                     | Ccard ≤ 10 pF<br>(1 card) |
| t <sub>WH</sub>   | Clock high time                                | 7           | -                        | ns                     | Ccard ≤ 10 pF<br>(1 card) |
| t <sub>TLH</sub>  | Clock rise time                                | -           | 3                        | ns                     | Ccard ≤ 10 pF<br>(1 card) |
| t <sub>THL</sub>  | Clock fall time                                | -           | 3                        | ns                     | Ccard ≤ 10 pF<br>(1 card) |
|                   | Inputs CMD, DAT (F                             | Referenced  | I to CLK)                |                        |                           |
| t <sub>ISU</sub>  | Input setup time                               | 6           | -                        | ns                     | Ccard ≤ 10 pF<br>(1 card) |
| t <sub>TH</sub>   | Input hold time                                | 2           | -                        | ns                     | Ccard ≤ 10 pF<br>(1 card) |
|                   | Outputs CMD, DAT (                             | Reference   | d to CLK)                |                        |                           |
| t <sub>ODLY</sub> | Output delay time during data<br>transfer made | -           | 14                       | ns                     | CL ≤ 40 pF<br>(1 card)    |
| t <sub>OH</sub>   | Output hold time                               | 2.5         | -                        | ns                     | CL ≥ 15 pF<br>(1 card)    |
| CL                | Total system capacitance for each line*        | -           | 40                       | pF                     | 1 card                    |

\*In order to satisfy severe timing, host shall run on only one card

# 4.3 SD Interface Timing (SDR12, SDR25, SDR50 and SDR104 Modes) Input

# 4.3.1 Clock Timing



# Clock Signal Timing-

| SYMBOL           | MIN | MAX                   | UNIT | REMARK                                                                                                                     |
|------------------|-----|-----------------------|------|----------------------------------------------------------------------------------------------------------------------------|
| t <sub>CLK</sub> | 4.8 | -                     | ns   | 208MHz (Max.), Between rising edge, $V_{CT} = 0.975V$                                                                      |
|                  |     |                       |      | tcr, tcr < 2.00ns (max.) at 208MHz, C <sub>CARD</sub> =10pF<br>tcr, tcr < 2.00ns (max.) at 100MHz, C <sub>CARD</sub> =10pF |
| tcr, tcf         | -   | 0.2* t <sub>CLK</sub> | ns   | The absolute maximum value of $t_{CR}$ , $t_{CF}$ is 10ns regardless of clock frequency.                                   |
| Clock Duty       | 30  | 70                    | %    |                                                                                                                            |

### 4.3.2 Card Input Timing



# Card Input Timing

| SYMBOL          | MIN  | MAX | UNIT | SDR104 MODE                          |
|-----------------|------|-----|------|--------------------------------------|
| t <sub>IS</sub> | 1.40 | -   | ns   | $C_{CARD} = 10 pF, V_{CT} = 0.975 V$ |
| t <sub>IH</sub> | 0.80 | -   | ns   | $C_{CARD} = 5pF, V_{CT} = 0.975V$    |
| SYMBOL          | MIN  | MAX | UNIT | SDR12, SDR25 and SDR50 MODES         |
| t <sub>IS</sub> | 3.00 | -   | ns   | $C_{CARD} = 10 pF, V_{CT} = 0.975 V$ |
| t <sub>IH</sub> | 0.80 | -   | ns   | $C_{CARD} = 5pF, V_{CT} = 0.975V$    |



# 4.3.3 Card Output Timing of Fixed Data Window (SDR12, SDR25 and SDR50)

### Output Timing of Fixed Date Window.

| SYMBOL            | MIN | MAX | UNIT | REMARK                                                                    |
|-------------------|-----|-----|------|---------------------------------------------------------------------------|
| t <sub>ODLY</sub> | -   | 7.5 | ns   | $t_{CLK} \ge 10.0$ ns, CL=30pF, using driver Type B, for SDR50.           |
| t <sub>ODLY</sub> |     | 14  | ns   | $t_{CLK} \ge 20.0$ ns, CL=40pF, using driver Type B, for SDR25 and SDR12. |
| t <sub>он</sub>   | 1.5 | -   | ns   | Hold time at the t <sub>ODLY</sub> (min.). CL=15pF                        |

### 4.3.4 Output Timing of Variable Window (SDR104)



### Output Timing of Variable Data Window

| SYMBOL           | MIN  | MAX   | UNIT                 | REMARK                                          |  |
|------------------|------|-------|----------------------|-------------------------------------------------|--|
| t <sub>OP</sub>  | -    | 2     | UI Card Output Phase |                                                 |  |
| ∆t <sub>op</sub> | -350 | +1550 | ps                   | Delay variation due to temperature change after |  |
| t <sub>ODW</sub> | 0.60 | -     | UI                   | t <sub>ODW</sub> = 2.88ns at 208MHz             |  |

### 4.3.5 SD Interface Timing (DDR50 Mode)



| Clock Signal Timing               |     |                       |      |                                                                           |  |  |  |  |  |
|-----------------------------------|-----|-----------------------|------|---------------------------------------------------------------------------|--|--|--|--|--|
| SYMBOL                            | MIN | MAX                   | UNIT | REMARK                                                                    |  |  |  |  |  |
| t <sub>CLK</sub>                  | 20  | -                     | ns   | 50MHz (Max.), Between rising edge                                         |  |  |  |  |  |
| t <sub>CR</sub> , t <sub>CF</sub> | -   | 0.2* t <sub>CLK</sub> | ns   | t <sub>CR</sub> , t <sub>CF</sub> < 4.00ns (max.) at 50MHz,<br>CCARD=10pF |  |  |  |  |  |
| Clock Duty                        | 45  | 55                    | %    |                                                                           |  |  |  |  |  |



Timing Diagram DAT Inputs/Outputs Referenced to CLK in DDR50 Mode

| ioio Buo            | i i i i ai ai i ai ai i ai ai i ai ai i ai a   |           |            |                           | nouo)                                 |
|---------------------|------------------------------------------------|-----------|------------|---------------------------|---------------------------------------|
| Symbol              | Parameters                                     | Min       | Max        | Unit                      | Remark                                |
|                     | Input C                                        | MD (refe  | erenced to | o CLK risi                | ng edge)                              |
| t <sub>ISU</sub>    | Input set-up time                              | 6         | -          | ns                        | C <sub>card</sub> ≤ 10 pF<br>(1 card) |
| t <sub>IH</sub>     | Input hold time                                | 0.8       | -          | ns                        | C <sub>card</sub> ≤ 10 pF<br>(1 card) |
|                     | Output                                         | CMD (ref  | erenced    | to CLK ris                | ing edge)                             |
| t <sub>ODLY</sub>   | Output Delay time during<br>Data Transfer Mode | -         | 13.7       | ns                        | C <sub>L</sub> ≤30 pF<br>(1 card)     |
| Тон                 | Output Hold time                               | 1.5       | -          | ns                        | C <sub>L</sub> ≥15 pF<br>(1 card)     |
|                     | Inputs DAT (                                   | reference | ed to CLK  | rising and                | d falling edges)                      |
| t <sub>ISU2x</sub>  | Input set-up time                              | 3         | -          | ns                        | C <sub>card</sub> ≤ 10 pF<br>(1 card) |
| t <sub>IH2x</sub>   | Input hold time                                | 0.8       | -          | ns                        | C <sub>card</sub> ≤ 10 pF<br>(1 card) |
|                     | Outputs DAT                                    | (referenc | ed to CLI  | <pre>&lt; rising ar</pre> | nd falling edges)                     |
| t <sub>ODLY2x</sub> | Output Delay time during<br>Data Transfer Mode | -         | 7.0        | ns                        | C∟≤25 pF<br>(1 card)                  |
| T <sub>OH2x</sub>   | Output Hold time                               | 1.5       | -          | ns                        | C <sub>L</sub> ≥15 pF<br>(1 card)     |

# 4.3.6 Bus Timings – Parameters Values (DDR50 Mode)

# 5. S.M.A.R.T.

# 5.1 Direct Host Access to SMART Data via SD General Command (CMD56)

CMD 56 is structured as a 32-bit argument. The implementation of the general purpose functions will arrange the CMD56 argument into the following format:

| [31:24]     | [23:16]     | [15:18]     | [7:1] | [0]   |
|-------------|-------------|-------------|-------|-------|
| Argument #3 | Argument #2 | Argument #1 | Index | "1/0" |

- Bit [0]: Indicates Read Mode when bit is set to [1] or Write Mode when bit is cleared [0]. Depending on the function, either Read Mode or Write Mode can be used.
- Bit [7:1]: Indicates the index of the function to be executed:
  - Read Mode: Index = 0x10 Get SMART Command Information
  - Write Mode: Index = 0x08 Pre-Load SMART Command Information
- Bit [15:8]: Function argument #1 (1-byte)
- Bit [23:16]: Function argument #2 (1-byte)
- Bit [31:24]: Function argument #3 (1-byte)

### 5.2 Process for Retrieving SMART Data

Retrieving SMART data requires the following two commands executed in sequence and in accordance with the SD Association standard flowchart for CMD56 (see below).

### Step 1: Write Mode – [0x08] Pre-Load SMART Command Information

| Sequence                                    | Command | Argument                                                                                 | Expected Data    |
|---------------------------------------------|---------|------------------------------------------------------------------------------------------|------------------|
| Pre-Load<br>SMART<br>Command<br>Information | CMD56   | [0] "0" (Write Mode)<br>[1:7] "0001 000"<br>(Index = 0x08)<br>[8:511] All '0' (Reserved) | No expected data |

| Sequence                            | Command |       | Argument                                                              | Expected Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------|---------|-------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Get SMART<br>Command<br>Information | CMD56   | [1:7] | "1" (Read Mode)<br>"0010 000"<br>(Index = 0x10)<br>All '0' (Reserved) | 1 sector (512 bytes) of response data<br>byte[0-8] Flash ID<br>byte[9-10] IC Version<br>byte[11-12] FW Version<br>byte[13] Reserved<br>byte[14] CE Number<br>byte[15] Reserved<br>byte[16-17] Bad Block Replace Maximum<br>byte[18] Reserved<br>byte[32-63] Bad Block count per Die<br>byte[64-65] Good Block Rate(%)<br>byte[66-79] Reserved<br>byte[80-83] Total Erase Count<br>byte[80-83] Total Erase Count<br>byte[84-95] Reserved<br>byte[96-97] Endurance (Remain Life) (%)<br>byte[98-99] Average Erase Count – L*<br>byte[100-101] Minimum Erase Count – L*<br>byte[102-103] Maximum Erase Count – L*<br>byte[104-105] Average Erase Count – H*<br>byte[106-107] Minimum Erase Count – H*<br>byte[108-109] Maximum Erase Count – H*<br>byte[108-109] Maximum Erase Count – H*<br>byte[110-111] Reserved<br>byte[112-115] Power Up Count<br>byte[112-115] Power Up Count<br>byte[116-127] Reserved<br>byte[128-129] Abnormal Power Off Count<br>byte[130-159] Reserved<br>byte[160-161] Total Refresh Count<br>byte[176-183] Product "Marker"<br>byte[184-215] Bad Block count per Die<br>byte[216-511] Reserved |

# Step 2: Read Mode – [0x10] Get SMART Command Information

\*Please refer to technical note for High/Low byte definition.



Extracted from the SD Specifications Part 1 Physical Layer Simplified Specification Version 3.01.

# **6. Product Ordering Information**

# 6.1 Product Code Designations

| Codo | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
|------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|
| Code | А | J | 6 |   | 1 | 1 | 2 | Х | Х | А  |    | Х  | Х  | Х  | 0  | 4  |

| Code 1 <sup>st</sup> ~ 3 <sup>rd</sup><br>(Product Line & form factor) | CV110-SD                                                     |
|------------------------------------------------------------------------|--------------------------------------------------------------|
| Code 5 <sup>th</sup> ~ 6 <sup>th</sup><br>(Model/Solution)             | CV110                                                        |
| Code 7 <sup>th</sup> ~ 8 <sup>th</sup><br>(Product Capacity)           | 2F: 32GB<br>2G: 64GB<br>2H: 128GB<br>2J: 256GB               |
| Code 9 <sup>th</sup><br>(Flash Type & Product Temp)                    | G: 3D TLC Standard Temperature<br>H: 3D TLC Wide Temperature |
| Code 10 <sup>th</sup><br>(Product Spec)                                | SD Card                                                      |
| Code 12 <sup>th</sup> ~ 14 <sup>th</sup><br>(Version Number)           | Random number generated by system                            |
| Code 15 <sup>th</sup> ~ 16 <sup>th</sup><br>(Firmware Version)         | 04: Firmware page mode                                       |



# **6.2 Valid Combinations**

| Capacity | Standard Temperature | Wide Temperature |
|----------|----------------------|------------------|
| 32GB     | AJ6.112FGA.00104     | AJ6.112FHA.00104 |
| 64GB     | AJ6.112GGA.00104     | AJ6.112GHA.00104 |
| 128GB    | AJ6.112HGA.00104     | AJ6.112HHA.00104 |
| 256GB    | AJ6.112JGA.00104     | AJ6.112JHA.00104 |

**Note:** Valid combinations are those products in mass production or will be in mass production. Consult your Apacer sales representative to confirm availability of valid combinations and to determine availability of new combinations.

# **Revision History**

| Revision | Description                                                                                                                                        | Date      |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 0.1      | Preliminary release                                                                                                                                | 9/9/2019  |
| 1.0      | <ul> <li>Completed endurance rating for 64GB</li> <li>Added Power Failure Management to Flash Management on<br/>Specifications Overview</li> </ul> | 10/3/2019 |
|          | - Added 1.2.5 Power Failure Management                                                                                                             |           |

# **Global Presence**

### Taiwan (Headquarters)

Apacer Technology Inc. 1F., No.32, Zhongcheng Rd., Tucheng Dist., New Taipei City 236, Taiwan R.O.C. Tel: 886-2-2267-8000 Fax: 886-2-2267-2261 amtsales@apacer.com

### Japan

Apacer Technology Corp. 6F, Daiyontamachi Bldg., 2-17-12, Shibaura, Minato-Ku, Tokyo, 108-0023, Japan Tel: 81-3-5419-2668 Fax: 81-3-5419-0018 jpservices@apacer.com

### China

Apacer Electronic (Shanghai) Co., Ltd Room D, 22/FL, No.2, Lane 600, JieyunPlaza, Tianshan RD, Shanghai, 200051, China Tel: 86-21-6228-9939 Fax: 86-21-6228-9936

sales@apacer.com.cn

U.S.A. Apacer Memory America, Inc. 46732 Lakeview Blvd., Fremont, CA 94538 Tel: 1-408-518-8699 Fax: 1-510-249-9551 <u>sa@apacerus.com</u>

### Europe

Apacer Technology B.V. Science Park Eindhoven 5051 5692 EB Son, The Netherlands Tel: 31-40-267-0000 Fax: 31-40-290-0686 sales@apacer.nl

### India

Apacer Technologies Pvt Ltd, 1874, South End C Cross, 9<sup>th</sup> Block Jayanagar, Bangalore-560069, India Tel: 91-80-4152-9061/62 Fax: 91-80-4170-0215 sales india@apacer.com